A Design Methodology for Efficient Implementation of Deconvolutional Neural Networks on an FPGA
University of California, San Diego
arXiv:1705.02583 [cs.LG], (7 May 2017)
@article{zhang2017design,
title={A Design Methodology for Efficient Implementation of Deconvolutional Neural Networks on an FPGA},
author={Zhang, Xinyu and Das, Srinjoy and Neopane, Ojash and Kreutz-Delgado, Ken},
year={2017},
month={may},
archivePrefix={"arXiv"},
primaryClass={cs.LG}
}
In recent years deep learning algorithms have shown extremely high performance on machine learning tasks such as image classification and speech recognition. In support of such applications, various FPGA accelerator architectures have been proposed for convolutional neural networks (CNNs) that enable high performance for classification tasks at lower power than CPU and GPU processors. However, to date, there has been little research on the use of FPGA implementations of deconvolutional neural networks (DCNNs). DCNNs, also known as generative CNNs, encode high-dimensional probability distributions and have been widely used for computer vision applications such as scene completion, scene segmentation, image creation, image denoising, and super-resolution imaging. We propose an FPGA architecture for deconvolutional networks built around an accelerator which effectively handles the complex memory access patterns needed to perform strided deconvolutions, and that supports convolution as well. We also develop a three-step design optimization method that systematically exploits statistical analysis, design space exploration and VLSI optimization. To verify our FPGA deconvolutional accelerator design methodology we train DCNNs offline on two representative datasets using the generative adversarial network method (GAN) run on Tensorflow, and then map these DCNNs to an FPGA DCNN-plus-accelerator implementation to perform generative inference on a Xilinx Zynq-7000 FPGA. Our DCNN implementation achieves a peak performance density of 0.012 GOPs/DSP.
May 11, 2017 by hgpu